

# ANALOG 2300 MHz to 2900 MHz, Duai-Baianceu DEVICES Mixer, LO Buffer, IF Amplifier, and RF Balun

**Preliminary Technical Datasheet** 

**ADL5354** 

#### **FEATURES**

RF frequency range of 2300 MHz to 2900 MHz IF frequency range of 30 MHz to 450 MHz Power conversion gain: 8 dB SSB noise figure of 10 dB Input IP3 of 25 dBm Input P1dB of 11 dBm Typical LO drive of 0 dBm Single-ended, 50  $\Omega$  RF and LO input ports **High isolation SPDT LO input switch** Single-supply operation: 3.3 V to 5 V Exposed paddle, 6 mm × 6 mm, 36-lead LFCSP

#### **APPLICATIONS**

Cellular base station receivers **Transmit observation receivers Radio link downconverters** 

#### **GENERAL DESCRIPTION**

The ADL5354 uses a highly linear, doubly balanced, passive mixer core along with integrated RF and local oscillator (LO) balancing circuitry to allow single-ended operation. The ADL5354 incorporates the RF baluns, allowing for optimal performance over a 2300 MHz to 2900 MHz RF input frequency range. The balanced passive mixer arrangement provides good LO-to-RF leakage, typically better than -35 dBm, and excellent intermodulation performance. The balanced mixer core also provides extremely high input linearity, allowing the device to be used in demanding cellular applications where in-band blocking signals may otherwise result in the degradation of dynamic performance. A high linearity IF buffer amplifier follows the passive mixer core to yield a typical power conversion gain of 8.2 dB and can be used with a wide range of output impedances.

The ADL5354 provides two switched LO paths that can be used in TDD applications where it is desirable to ping-pong between two local oscillators. LO current can be externally set using a resistor to minimize dc current commensurate with the desired level of performance. For low voltage applications, the ADL5354 is capable of operation at voltages down to 3.3 V with substantially reduced current. Under low voltage operation, an additional logic pin is provided to power down (<300 μA) the circuit when desired.

#### FUNCTIONAL BLOCK DIAGRAM



The ADL5354 is fabricated using a BiCMOS high performance IC process. The device is available in a 6 mm × 6 mm, 36-lead LFCSP and operates over a -40°C to +85°C temperature range. An evaluation board is also available.

Table 1. Passive Mixers

| RF Frequency<br>(MHz) | Single<br>Mixer | Single Mixer<br>and IF Amp | Dual Mixer<br>and IF Amp |
|-----------------------|-----------------|----------------------------|--------------------------|
| 500 to 1700           | ADL5367         | ADL5357                    | ADL5358                  |
| 1200 to 2500          | ADL5365         | ADL5355                    | ADL5356                  |
| 2300 to 2900          |                 | ADL5353                    | ADL5354                  |

# **ADL5354**

# **Preliminary Technical Datasheet**

# **TABLE OF CONTENTS**

| Features                                     |
|----------------------------------------------|
| Applications                                 |
| General Description                          |
| Functional Block Diagram 1                   |
| Specifications                               |
| 5 V Performance                              |
| Absolute Maximum Ratings 5                   |
| ESD Caution                                  |
| Pin Configuration and Function Descriptions6 |
| Typical Performance Characteristics          |
| 5 V Performance                              |

| Circuit Description      | 8  |
|--------------------------|----|
| RF Subsystem             |    |
| LO Subsystem             |    |
| Applications Information | 10 |
| Basic Connections        | 10 |
| IF Port                  | 10 |
| Bias Resistor Selection  | 10 |
| Mixer VGS Control DAC    | 10 |
| Evaluation Board         | 12 |
| Outline Dimensions       | 14 |
| Ordering Cuide           | 1/ |

# **SPECIFICATIONS**

 $V_{\text{S}} = 5 \text{ V}, I_{\text{S}} = 350 \text{ mA}, T_{\text{A}} = 25 ^{\circ}\text{C}, f_{\text{RF}} = 2600 \text{ MHz}, f_{\text{LO}} = 2400 \text{ MHz}, LO \text{ power} = 0 \text{ dBm}, RF \text{ power} = -10 \text{ dBm}, R1 = R4 = 1.3 \text{ k}\Omega, R2 = 1.3 \text{ k}\Omega$  $R5 = 1 \text{ k}\Omega$ ,  $Z_0 = 50 \Omega$ , VGS0 = VGS1 = VGS2 = 0 V, unless otherwise noted.

Table 2.

| Parameter                                | Conditions                                          | Min  | Тур       | Max  | Unit  |
|------------------------------------------|-----------------------------------------------------|------|-----------|------|-------|
| RF INPUT INTERFACE                       |                                                     |      |           |      |       |
| Return Loss                              | Tunable to >20 dB over a limited bandwidth          |      | TBD       |      | dB    |
| Input Impedance                          |                                                     |      | 50        |      | Ω     |
| RF Frequency Range                       |                                                     | 2300 |           | 2900 | MHz   |
| OUTPUT INTERFACE                         |                                                     |      |           |      |       |
| Output Impedance                         | Differential impedance, f = 200 MHz                 |      | 230  0.75 |      | Ω  pF |
| IF Frequency Range                       |                                                     | 30   |           | 450  | MHz   |
| DC Bias Voltage <sup>1</sup>             | Externally generated                                | 3.3  | 5.0       | 5.5  | V     |
| LO INTERFACE                             |                                                     |      |           |      |       |
| LO Power                                 |                                                     | -6   | 0         | +10  | dBm   |
| Return Loss                              |                                                     |      | TBD       |      | dB    |
| Input Impedance                          |                                                     |      | 50        |      | Ω     |
| LO Frequency Range                       |                                                     | TBD  |           | TBD  | MHz   |
| POWER-DOWN (PWDN) INTERFACE <sup>2</sup> |                                                     |      |           |      |       |
| PWDN Threshold                           |                                                     |      | 1.0       |      | V     |
| Logic 0 Level                            |                                                     |      |           | 0.4  | V     |
| Logic 1 Level                            |                                                     | 1.4  |           |      | V     |
| PWDN Response Time                       | Device enabled, IF output to 90% of its final level |      | 160       |      | ns    |
|                                          | Device disabled, supply current < 5 mA              |      | 230       |      | ns    |
| PWDN Input Bias Current                  | Device enabled                                      |      | 0         |      | μΑ    |
|                                          | Device disabled                                     |      | 70        |      | μΑ    |

 $<sup>^1</sup>$  Apply supply voltage from external circuit through choke inductors.  $^2$  PWDN function is intended for use with  $V_S \leq$  3.6 V only.

# **ADL5354**

#### **5 V PERFORMANCE**

 $V_S=5 \text{ V, } \\ I_S=350 \text{ mA}, \\ T_A=25 \text{°C}, \\ f_{RF}=2600 \text{ MHz}, \\ f_{LO}=2400 \text{ MHz}, \\ LO \text{ power}=0 \text{ dBm}, \\ RF \text{ power}=-10 \text{ dBm}, \\ R1=R4=1.3 \text{ k}\\ \Omega, \\ R2=R5=1 \text{ k}\\ \Omega, \\ VGS0=VGS1=VGS2=0 \text{ V, and } \\ Z_O=50 \text{ }\\ \Omega, \\ \text{unless otherwise noted}. \\$ 

Table 3.

| Parameter                            | Conditions                                                                                                             | Min  | Тур | Max  | Unit |
|--------------------------------------|------------------------------------------------------------------------------------------------------------------------|------|-----|------|------|
| DYNAMIC PERFORMANCE                  |                                                                                                                        |      |     |      |      |
| Power Conversion Gain                | Including 4:1 IF port transformer and PCB loss                                                                         |      | 8   |      | dB   |
| Voltage Conversion Gain              | $Z_{SOURCE} = 50 \Omega$ , differential $Z_{LOAD} = 200 \Omega$ differential                                           |      | 14  |      | dB   |
| SSB Noise Figure                     |                                                                                                                        |      | 10  |      | dB   |
| SSB Noise Figure Under Blocking      | 5 dBm blocker present ±10 MHz from wanted RF input,<br>LO source filtered                                              |      | TBD |      | dB   |
| Input Third-Order Intercept (IIP3)   | $f_{RF1} = 2599.5 \ MHz, f_{RF2} = 2600.5 \ MHz, f_{LO} = 2400 \ MHz,$ each RF tone at $-10 \ dBm$                     |      | 25  |      | dBm  |
| Input Second-Order Intercept (IIP2)  | $f_{RF1} = 2600 \text{ MHz}, f_{RF2} = 2650 \text{ MHz}, f_{LO} = 2400 \text{ MHz},$ each RF tone at $-10 \text{ dBm}$ |      | 57  |      | dBm  |
| Input 1 dB Compression Point (IP1dB) |                                                                                                                        |      | 11  |      | dBm  |
| LO-to-IF Leakage                     | Unfiltered IF output                                                                                                   |      | -25 |      | dBm  |
| LO-to-RF Leakage                     |                                                                                                                        |      | -39 |      | dBm  |
| RF-to-IF Isolation                   |                                                                                                                        |      | -31 |      | dBc  |
| IF/2 Spurious                        | −10 dBm input power                                                                                                    | -73  |     | dBc  |      |
| IF/3 Spurious                        | −10 dBm input power                                                                                                    |      | -72 |      | dBc  |
| IF Channel-to-Channel Isolation      |                                                                                                                        |      | 56  |      | dB   |
| POWER SUPPLY                         |                                                                                                                        |      |     |      |      |
| Positive Supply Voltage              |                                                                                                                        | 4.75 | 5   | 5.25 | V    |
| Quiescent Current                    | LO supply                                                                                                              |      | TBD |      | mA   |
|                                      | IF supply                                                                                                              |      | TBD |      | mA   |
| Total Quiescent Current              | $V_S = 5 V$                                                                                                            |      | 359 |      | mA   |

## **ABSOLUTE MAXIMUM RATINGS**

Table 4.

| Parameter                            | Rating          |
|--------------------------------------|-----------------|
| Supply Voltage, V <sub>S</sub>       | 5.5 V           |
| RF Input Level                       | 20 dBm          |
| LO Input Level                       | 13 dBm          |
| MNOP, MNON, DVOP, DVON Bias          | 6.0 V           |
| VGS2,VGS1,VGS0, LOSW, PWDN           | 5.5 V           |
| Internal Power Dissipation           | 2.2 W           |
| $	heta_{JA}$                         | 22°C/W          |
| Maximum Junction Temperature         | 150℃            |
| Operating Temperature Range          | −40°C to +85°C  |
| Storage Temperature Range            | −65°C to +150°C |
| Lead Temperature (Soldering, 60 sec) | 260°C           |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



**Table 5. Pin Function Descriptions** 

| Pin No.                     | Mnemonic         | Description                                                                                                                                       |
|-----------------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                           | MNIN             | RF Input for Main Channel. Internally matched to 50 Ω. Must be ac-coupled.                                                                        |
| 2                           | MNCT             | Center Tap for Main Channel Input Balun. Bypass to ground using low inductance capacitor.                                                         |
| 3, 5, 7, 12, 20, 34         | COMM             | Device Common (DC Ground).                                                                                                                        |
| 4, 6, 10, 16,<br>21, 30, 36 | VPOS             | Positive Supply Voltage.                                                                                                                          |
| 8                           | DVCT             | Center Tap for Diversity Channel Input Balun. Bypass to ground using low inductance capacitor.                                                    |
| 9                           | DVIN             | RF Input for Diversity Channel. Internally matched to 50 $\Omega$ . Must be ac-coupled.                                                           |
| 11                          | DVGM             | Diverstiy Amplifier Bias Setting. Connect 1.3 k $\Omega$ resistor to ground for typical operation.                                                |
| 13, 14                      | DVOP, DVON       | Diversity Channel Differential Open-Collector Outputs. DVOP and DVON should be pulled-up to VCC using external inductors.                         |
| 15                          | DVLE             | Diversity Channel IF Return. This pin must be grounded.                                                                                           |
| 17                          | DVLG             | Diverstiy Channel LO Buffer Bias Setting. Connect 1 k $\Omega$ resistor to ground for typical operation.                                          |
| 18, 28                      | NC               | No Connect.                                                                                                                                       |
| 19                          | LOI1             | Local Oscillator Input 1. Internally matched to 50 $\Omega$ . Must be ac-coupled.                                                                 |
| 22                          | PWDN             | Connect to Ground for Normal Operation. Connect pin to 3 V for disable mode when using VPOS < 3.6 V. PWDN pin must be grounded when VPOS > 3.6 V. |
| 23                          | LOSW             | Local Oscillator Input Selection Switch. Set LOSW high to select LOI1 or set LOSW low to select LOI2.                                             |
| 24, 25, 26                  | VGS0, VGS1, VGS2 | Gate to Source Control Voltages. For typical operation, set VGS0, VGS1, and VGS2 to low logic leve                                                |
| 27                          | LOI2             | Local Oscillator Input 2. Internally matched to 50 $\Omega$ . Must be ac-coupled.                                                                 |
| 29                          | MNLG             | Main Channel LO Buffer Bias Setting. Connect 1 k $\Omega$ resistor to ground for typical operation.                                               |
| 31                          | MNLE             | Main Channel IF Return. This pin must be grounded.                                                                                                |
| 32, 33                      | MNOP, MNON       | Main Channel Differential Open-Collector Outputs. MNOP and MNON should be pulled-up to VCC using external inductors.                              |
| 35                          | MNGM             | Main Amplifier Bias Setting. Connect 1.3 k $\Omega$ resistor to ground for typical operation.                                                     |
| Paddle                      | EPAD             | Exposed pad must be connected to ground.                                                                                                          |

## TYPICAL PERFORMANCE CHARACTERISTICS

#### **5 V PERFORMANCE**

10

6

2

0

2000

2200

CONVERSION GAIN (dB)

 $V_{S} = 5 \text{ V}, I_{S} = 350 \text{ mA}, T_{A} = 25^{\circ}\text{C}, f_{RF} = 2600 \text{ MHz}, f_{LO} = 2400 \text{ MHz}, LO \text{ power} = 0 \text{ dBm}, RF \text{ power} = -10 \text{ dBm}, R1 = R4 = 1.3 \text{ k}\Omega, R2 = R5 = 1 \text{ k}\Omega, R2 = R5 = 1 \text{ k}\Omega, R3 = 10 \text{ dBm}, R4 = 1$  $Z_0 = 50 \Omega$ , VGS0 = VGS1 = VGS2 = 0 V, unless otherwise noted.



Figure 3. Supply Current vs. RF Frequency



80

70

60

50

40

INPUT IP2 (dBm)

RF FREQUENCY (MHz) Figure 4. Power Conversion Gain vs. RF Frequency

2600

2800

3000

2400



2400

2600

RF FREQUENCY (MHz)

2800

3000

Figure 7. Input P1dB vs. RF Frequency



Figure 5 .Input IP3 vs. RF Frequency



Figure 8. SSB Noise Figure vs. RF Frequency

## **CIRCUIT DESCRIPTION**

The ADL5354 consists of two primary components: the radio frequency (RF) subsystem and the local oscillator (LO) subsystem. The combination of design, process, and packaging technology allows the functions of these subsystems to be integrated into a single die using mature packaging and interconnection technologies to provide a high performance, low cost design with excellent electrical, mechanical, and thermal properties. In addition, the need for external components is minimized, optimizing cost and size.

The RF subsystem consists of integrated, low loss RF baluns, passive MOSFET mixers, sum termination networks, and IF amplifiers. The LO subsystem consists of an SPDT-terminated FET switch and two multistage limiting LO amplifiers. The purpose of the LO subsystem is to provide a large, fixed amplitude, balanced signal to drive the mixer independent of the level of the LO input.

A block diagram of the device is shown in Figure 9.



#### **RF SUBSYSTEM**

The single-ended, 50  $\Omega$  RF input is internally transformed to a balanced signal using a low loss (<1 dB) unbalanced-to-balanced (balun) transformer. This transformer is made possible by an extremely low loss metal stack, which provides both excellent balance and dc isolation for the RF port. Although the port can be dc connected, it is recommended that a blocking capacitor be used to avoid running excessive dc current through the part. The RF balun can easily support an RF input frequency range of 2300 MHz to 2900 MHz.

The resulting balanced RF signal is applied to a passive mixer that commutates the RF input with the output of the LO subsystem. The passive mixer is essentially a balanced, low loss switch that adds minimum noise to the frequency translation. The only noise contribution from the mixer is due to the resistive loss of the switches, which is in the order of a few ohms.

Because the mixer is inherently broadband and bidirectional, it is necessary to properly terminate all the idler ( $M \times N$  product) frequencies generated by the mixing process. Terminating the mixer avoids the generation of unwanted intermodulation products and reduces the level of unwanted signals at the input of the IF amplifier, where high peak signal levels can compromise the compression and intermodulation performance of the system. This termination is accomplished by the addition of a sum network between the IF amplifier and the mixer and in the feedback elements in the IF amplifier.

The IF amplifier is a balanced feedback design that simultaneously provides the desired gain, noise figure, and input impedance that is required to achieve the overall performance. The balanced open-collector output of the IF amplifier, with impedance modified by the feedback within the amplifier, permits the output to be connected directly to a high impedance filter, differential amplifier, or an analog-to-digital input while providing optimum second-order intermodulation suppression. The differential output impedance of the IF amplifier is approximately 200  $\Omega$ . If operation in a 50  $\Omega$  system is desired, the output can be transformed to 50  $\Omega$  by using a 4:1 transformer.

The intermodulation performance of the design is generally limited by the IF amplifier. The IP3 performance can be optimized by adjusting the IF current with an external resistor. Additionally, dc current can be saved by increasing either or both resistors. It is permissible to reduce the dc supply voltage to as low as 3.3 V, further reducing the dissipated power of the part. (No performance enhancement is obtained by reducing the value of these resistors, and excessive dc power dissipation may result.)

#### **LO SUBSYSTEM**

The ADL5354 has two LO inputs permitting multiple synthesizers to be rapidly switched with extremely short switching times (<40 ns) for frequency agile applications. The two inputs are applied to a high isolation SPDT switch that provides a constant input impedance, regardless of whether the port is selected, to avoid pulling the LO sources. This multiple section switch also ensures high isolation to the off input, minimizing any leakage from the unwanted LO input that may result in undesired IF responses.

The single-ended LO input is converted to a fixed amplitude differential signal using a multistage, limiting LO amplifier. This results in consistent performance over a range of LO input power. Optimum performance is achieved from  $-6~\mathrm{dBm}$  to  $+10~\mathrm{dBm}$ , but the circuit continues to function at considerably lower levels of LO input power.

The performance of this amplifier is critical in achieving a high intercept passive mixer without degrading the noise floor of the system. This is a critical requirement in an interferer rich environment, such as cellular infrastructure, where blocking interferers can limit mixer performance. The bandwidth of the intermodulation performance is somewhat influenced by the current in the LO amplifier chain. For dc current sensitive applications, it is permissible to reduce the current in the LO amplifier by raising the value of the external bias control resistor. For dc current critical applications, the LO chain can operate with a supply voltage as low as 3.3 V, resulting in substantial dc power savings.

In addition, when operating with supply voltages below 3.6 V, the ADL5354 has a power-down mode that permits the dc current to drop to  $<\!300~\mu A.$ 

The logic inputs are designed to work with any logic family that provides a Logic 0 input level of less than 0.4 V and a Logic 1 input level that exceeds 1.4 V. All logic inputs are high impedance up to Logic 1 levels of 3.3 V. At levels exceeding 3.3 V, protection circuitry permits operation up to 5.5 V, although a small bias current is drawn.

## APPLICATIONS INFORMATION

#### **BASIC CONNECTIONS**

The ADL5354 mixer is designed to downconvert radio frequencies (RF) primarily between 2300 MHz and 2900 MHz to lower intermediate frequencies (IF) between 30 MHz and 450 MHz. Figure 10 depicts the basic connections of the mixer. It is recommended to ac-couple the RF and LO input ports to prevent non-zero dc voltages from damaging the RF balun or LO input circuit. The RFIN matching network consists of a series 1.8 pF capacitor and a shunt 15 nH inductor to provide the optimized RF input return loss for the desired frequency band.

#### **IF PORT**

The mixer differential IF interface requires pull-up choke inductors to bias the open-collector outputs and to set the output match. The shunting impedance of the choke inductors used to couple dc current into the IF amplifier should be selected to provide the desired output return loss.

The real part of the output impedance is approximately 200  $\Omega$ , which matches many commonly used SAW filters without the need for a transformer. This results in a voltage conversion gain

that is approximately 6 dB higher than the power conversion gain, as shown in Table 3. When a 50  $\Omega$  output impedance is needed, use a 4:1 impedance transformer, as shown in Figure 10.

#### **BIAS RESISTOR SELECTION**

The IF bias resistors (R1 and R4) and LO bias resistors (R2 and R5) are used to adjust the bias current of the integrated amplifiers at the IF and LO terminals. It is necessary to have a sufficient amount of current to bias both the internal IF and LO amplifiers to optimize dc current vs. optimum IIP3 performance.

#### **MIXER VGS CONTROL DAC**

The ADL5354 features three logic control pins, VGS0 (Pin 24), VGS1 (Pin 25), and VGS2 (Pin26), that allow programmability for internal gate-to-source voltages for optimizing mixer performance over desired frequency bands. The evaluation board defaults VGS0, VGS1, and VGS2 to ground.



Figure 10. Typical Application Circuit

## **EVALUATION BOARD**

An evaluation board is available for the family of double balanced mixers. The standard evaluation board schematic is shown in Figure 11. The evaluation board is fabricated using Rogers\*

RO3003 material. Table 6 describes the various configuration options of the evaluation board. Evaluation board layout is shown in Figure 12 and Figure 13.



Figure 11. Evaluation Board Schematic

**Table 6. Evaluation Board Configuration** 

| Components                                                                 | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Default Conditions                                                                                                                                                                                                                                                                             |
|----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| C1, C8, C10, C12,<br>C13, C15, C18,<br>C21, C22, C23,<br>C24, C25, C26     | Power Supply Decoupling. Nominal supply decoupling consists of a 0.01 $\mu$ F capacitor to ground in parallel with 10 $\mu$ F capacitors to ground positioned as close to the device as possible.                                                                                                                                                                                                                                                                                                                                                | C10 = 4.7 μF (Size 3216),<br>C1, C8, C12, C21 = 150 pF (Size 0402),<br>C22, C23, C24, C25, C26 = 10 pF (Size 0402),<br>C13, C15, C18 = 0.1 μF (Size 0402)                                                                                                                                      |
| Z1 to Z4, C2, C3,<br>C6, C7, C9, C11                                       | RF Main and Diversity Input Interface. Main and diversity input channels are ac-coupled through C9 and C11. Z1 to Z4 provide additional component placement for external matching/filter networks. C2, C3, C6, and C7 provide bypassing for the center taps of the main and diversity on-chip input baluns.                                                                                                                                                                                                                                      | C2, C7 = 10 pF (Size 0402),<br>C3, C6 = 0.01 µF (Size 0402),<br>C9, C11 = 4.3 nH (Size 0402),<br>Z2, Z4 = open (Size 0402),<br>Z1, Z3 = open (Size 0402)                                                                                                                                       |
| T1, T2, C17, C19,<br>C20, C27 - C33,<br>L1, L2, L4, L5,<br>R3, R6, R9, R10 | IF Main and Diversity Output Interface. The open collector IF output interfaces are biased through pull-up choke inductors L1, L2, L4, and L5, with R3 and R6 available for additional supply bypassing. T1 and T2 are 4:1 impedance transformers used to provide a single-ended IF output interface with C27 and C28 providing center-tap bypassing. C17, C19, C20, C29, C30, C31, C32, and C33 ensure an ac-coupled output interface. Remove R9 and R10 for balanced output operation.                                                         | C17, C19, C20, C29 to C33 = 0.001 $\mu$ F (Size 0402), C27, C28 = 150 pF (Size 0402), T1, T2 = TC4-1T+ (Mini-Circuits), L1, L2, L4, L5 = 330 nH (Size 0805), R3, R6, R9, R10 = 0 $\Omega$ (Size 0402)                                                                                          |
| C14, C16,<br>R15, LOSEL                                                    | LO Interface. C14 and C16 provide ac coupling for the LOI1 and LOI2 local oscillator inputs. LOSEL selects the appropriate LO input for both mixer cores. R15 provides a pull-down to ensure LOI2 is enabled when the LOSEL jumper is removed. Jumper can be removed to allow LOSEL interface to be exercised using external logic generator.                                                                                                                                                                                                    | C14, C16 = 10 pF (Size 0402),<br>R15 = 10 k $\Omega$ (Size 0402),<br>LOSEL = 2-pin shunt                                                                                                                                                                                                       |
| R19, PWDN                                                                  | PWDN Interface. When the PWDN 2-pin shunt is inserted, the ADL5354 is powered down. When R19 is open, it pulls the PWDN logic low and enables the device. Jumper can be removed to allow PWDN interface to be excercised using an external logic generator. Grounding the PWDN pin is allowed during nominal operation but is not permitted when supply voltages exceed 3.3 V.                                                                                                                                                                   | R19 = 10 k $\Omega$ (Size 0402),<br>PWDN = 2-pin shunt                                                                                                                                                                                                                                         |
| R1, R2, R4, R5, L3,<br>L6, R7, R8, R11 to<br>R14, R16, R17, C34            | Bias Control. R16 and R17 form a voltage divider to provide a 3 V for logic control, bypassed to ground through C34. R7, R8, R11, R12, R13, and R14 provide resistor programmability of VGS0, VGS1, and VGS2. Typically, these nodes can be hardwired for nominal operation. Grounding these pins is allowed for nominal operation. R2 and R5 set the bias point for the internal LO buffers. R1 and R4 set the bias point for the internal IF amplifiers. L3 and L6 are external inductors used to improve isolation and common-mode rejection. | R1, R4 = 1.3 k $\Omega$ (Size 0402),<br>R2, R5 = 1 k $\Omega$ (Size 0402),<br>L3, L6 = 0 $\Omega$ (Size 0603),<br>R12, R13, R14 = open (Size 0402),<br>R7, R8, R11 = 0 $\Omega$ (Size 0402),<br>R16 = 10 k $\Omega$ (Size 0402),<br>R17 = 15 k $\Omega$ (Size 0402),<br>C34 = 1 nF (Size 0402) |



Figure 12. Evaluation Board Top Layer



Figure 13. Evaluation Board Bottom Layer

## **OUTLINE DIMENSIONS**



Figure 14. 36-Lead Lead Frame Chip Scale Package [LFCSP\_VQ] 6mm × 6 mm Body, Very Thin Quad (CP-36-1) Dimensions shown in millimeters

#### **ORDERING GUIDE**

| Model                       | Temperature Range | Package Description | Package Option |  |  |
|-----------------------------|-------------------|---------------------|----------------|--|--|
| ADL5354XCPZ-R2 <sup>1</sup> | -40°C to +85°C    | 36-Lead LFCSP_VQ    | CP-36-1        |  |  |
| ADL5354XCPZ-R7 <sup>1</sup> | -40°C to +85°C    | 36-Lead LFCSP_VQ    | CP-36-1        |  |  |
| ADL5354-EVALZ <sup>1</sup>  |                   | Evaluation Board    |                |  |  |

<sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part.

| <b>Preliminary</b> | Tec | hnica | <b>I</b> Datas | heet |
|--------------------|-----|-------|----------------|------|
|--------------------|-----|-------|----------------|------|

**ADL5354** 

# NOTES